zoukankan      html  css  js  c++  java
  • RF layout check list

    Analog-digital circuit

    1. Insure C36 and C33 placed next to each other to avoid open stubs

    2. Keep UART lines away from 26 MHz traces

    3. Keep 26 MHZ traces away from all noisy signals including UART and PCM as well as FM VDD and FM RF PORT

    4. Keep 32 KHz trace away from all noisy signals

    5. The routing and placement of C39 & C45 are very critical to the PA performance:

    PAA needs 0.1uF, and PAG needs 1uF. 

    In terms of layout, PAA and PAG branches stay separate on all layers. Keep branches separate as long as possible all the way back to the main 3.3V Boost supply.

    Keep the PAG trace as wide as possible, with a minimum of 2 via for any layer changes.

    6. place 8.2pF capacitor close to BT_VDDTF pin  C42 to L14

    7. place a .1uF bypass capacitor on BT_VDDO pins C29 to G8&N2

    8. Place a 1000pF capacitor near BT_VDDPLL pin C69 to P14

    9. Isolate BT_VDDC from the VDDC rail with a 600 OHM FB do not pace any bypass caps on these pins

    10. It is VDD_2P5 in this schematic Also place this capacitor close to the chip and keep away from all noisy components keep the trace to FM VDD as short as possible

    11. As on the previous review, please keep the VPP of 32KHz clock < 1.8V from FM RF perspective. VDDIO is rated from 1.8V to 3.3V as addressed on the datasheet. Check with this LPO vender for the spec.

    12. Place .01uF bypass cap near FM_VDD VCO  C11 to M10

    13. Thanks for the change. Again, the routing and placement of C39 & C45 are very critical to the PA performance:   C39 to PAG   C45 to PAA

    PAA needs 0.1uF, and PAG needs 1uF. 

    In terms of layout, PAA and PAG branches stay separate on all layers. Keep branches separate as long as possible all the way back to the main 3.3V main supply.

    Keep the PAG trace as wide as possible, with a minimum of 2 via for any layer changes.

    14. L10 should be placed close to the chip output A3 &A1.  C22 could be placed close to A3 &A1 or L10.

    15.Move C35 close to chip input pins in the layout.

    16. VDDIO_RF needs to isolate from VDDIO_SD and VDDIO. Need to use VDD3_3 for VDDIO_RF, and use regulated vdd3_3_ext to power VDDIO_SD and VDDIO.

    17. Move C35 close to chip input pins in the layout.

    18.Remove C19 & C53. They won't be needed for most of the cases.

     

  • 相关阅读:
    Quartz.Net定时器
    Lucene.Net 实现搜索功能
    哈希表 STL map
    买卖股票的最佳时机I II III IV
    [离散化]人潮最多的時段( Interval Partitioning Problem )
    动态规划[入门]3-更难的矩阵取数问题
    动态规划[入门3]-多重背包问题
    动态规划[入门]2-循环数组最大子段和
    catalan卡塔兰数
    逆波兰表达式
  • 原文地址:https://www.cnblogs.com/huangbaobaoi/p/10211150.html
Copyright © 2011-2022 走看看